Graph Processing on GPUs
A Survey
Shi, Xuanhua; Zheng, Zhigao; Zhou, Yongluan; Jin, Hai; He, Ligang; Liu, Bo; Hua, Qiang-Sheng

Published in:
A C M Computing Surveys

DOI:
10.1145/3128571

Publication date:
2018

Document version
Peer reviewed version

Citation for published version (APA):
Graph Processing on GPUs: A Survey

Xuanhua Shi, Services Computing Technology and System Lab/Big Data Technology and System Lab, School of Computer Science and Technology, Huazhong University of Science and Technology, China
Zhigao Zheng, Services Computing Technology and System Lab/Big Data Technology and System Lab, School of Computer Science and Technology, Huazhong University of Science and Technology, China
Yongluan Zhou, Department of Computer Science, University of Copenhagen, Denmark
Hai Jin, Services Computing Technology and System Lab/Big Data Technology and System Lab, School of Computer Science and Technology, Huazhong University of Science and Technology, China
Ligang He, Department of Computer Science, University of Warwick, United Kingdom
Bo Liu, Services Computing Technology and System Lab/Big Data Technology and System Lab, School of Computer Science and Technology, Huazhong University of Science and Technology, China
Qiang-Sheng Hua, Services Computing Technology and System Lab/Big Data Technology and System Lab, School of Computer Science and Technology, Huazhong University of Science and Technology, China

In the big data era, much real-world data can be naturally represented as graphs. Consequently, many application domains can be modeled as graph processing. Graph processing, especially the processing of the large scale graphs with the number of vertices and edges in the order of billions or even hundreds of billions, has attracted much attention in both industry and academia. It still remains a great challenge to process such large scale graphs. Researchers have been seeking for new possible solutions. Because of the massive degree of parallelism and the high memory access bandwidth in GPU, utilizing GPU to accelerate graph processing proves to be a promising solution. This paper surveys the key issues of graph processing on GPUs, including data layout, memory access pattern, workload mapping and specific GPU programming. In this paper, we summarize the state-of-the-art research on GPU-based graph processing, analyze the existing challenges in details, and explore the research opportunities in future.

CCS Concepts:
• Computer systems organization → Single instruction, multiple data;
• Computing methodologies → Massively parallel algorithms;
• Mathematics of computing → Graph algorithms;
• Theory of computation → Parallel computing models;

Additional Key Words and Phrases: Graph Processing, GPU, Graph Datasets, Parallelism, BSP Model, GAS Model

ACM Reference Format:
Xuanhua Shi, Zhigao Zheng, Yongluan Zhou, Hai Jin, Ligang He, Bo Liu and Qiang-Sheng Hua, 2017. Graph Processing on GPUs: A Survey. ACM Comput. Surv. 0, 0, Article 0 (????), 35 pages.
DOI: 10.1145/XXXXX

1. INTRODUCTION

A graph is a mathematical structure that consists of a set of vertices and edges connecting certain pairs of them [Bondy and Murty 1976]. Much real-world data can be
naturally represented as graphs and therefore the concept of graphs has been applied to various applications, where the relationships among objects play an important role. Below are some examples of real-world graph applications:

— In chemistry, graphs are widely used to model the molecule structures, where the vertices and the edges represent atoms and the chemical bonds between them. Such graph representation of the molecular structures forms the basis of building the software for searching molecules.

— In physics, graph theory is widely used in the study of three-dimensional structures of atoms, where each vertex stands for an atom and an edge connects a pair of atoms if there is interaction between them. The edges are weighted by the interaction strength between two vertices. Such a graph model provides an intuitive representation that facilitates the research of atomic structures.

— In computational neuroscience, graphs are used to represent the functional connections between brain areas that interact with each other in various cognitive processes. In such graph models, the vertices and edges represent different brain areas and their connections, respectively.

— In social sciences, graphs are also widely used, for example, for the social network analysis. The relationship among people can be naturally modeled as graphs, where an edge between two persons means they know each other and the edge weight indicates the influence of their relationship or the frequency of their interactions. Researchers can then extract interesting information from such graphs, such as measuring the actors’ prestige [Polites and Watson 2008], exploring the way of rumor spreading [Azad et al. 2015], and so on.

— In the study of World Wide Web, researchers use directed graphs to represent the linked structure of web pages in the whole web, where a vertex represents a web page and a directed edge stands for the referencing relation between two web pages.

— In computational linguistics, it has been proved that graph models are particularly useful in natural language processing (NLP), information retrieval, web link predictions, and many other applications. For instance, syntax and compositional semantics are often represented as tree-based structures, which greatly facilitate the formulation of the analysis tasks and is hence widely used in many natural language processing systems, such as CoreNLP [Manning et al. 2014], TextGraphs [Hahn and Reimer 1984], WordNet [Miller 1995] and so on.

— In addition, graphs are also used to abstract and represent various structures in computer systems, such as computation flows, data organizations, etc [WU et al. 2015]. For example, in compiler optimization, graphs are often used to express the code structures, where vertices and edges represent functions (or classes) and function call relationships, respectively.

Given the wide applicability of graph models, developing graph analytic algorithms to explore and discover the underlying knowledge within graphs has been of great interest for a very long time [Lee and Messerschmitt 1987; Hall et al. 2009; Jordan and Mitchell 2015]. However, the rapidly growing sizes of real-world graphs calls for new technologies to support the analysis of very large scale graphs. For example, there are 342 millions of active users on Twitter ¹, and the Word Wide Web graph contains more than 4.75 billions of pages and 1 trillions of URLs ². To address the challenge of scalability, the researchers have been making extensive efforts in developing scalable graph traversal algorithms, such as BFS [Liu and Huang 2015; Liu et al. 2016], and iterative graph analysis algorithms, such as PageRank [Mitliagkas et al. 2015].

¹ http://www.statisticbrain.com/twitter-statistics/
² http://www.worldwidewebsize.com/
To facilitate the development of arbitrary large-scale graph analysis applications, researchers have also developed generic graph programming frameworks both in the context of a single machine such as GraphChi [Kyrola et al. 2012], X-Stream [Roy et al. 2013], GridGraph [Zhu et al. 2015], and in a cluster, such as Pregel [Malewicz et al. 2010], PowerGraph [Gonzalez et al. 2012].

Recently, the technical advance of the General-Purpose Graphics Processing Units (GPGPU) [Owens et al. 2007], especially the features of massive parallelism and high memory access bandwidth, has attracted a lot of researchers to investigate how to apply GPGPUs to accelerate computations in various applications including graph processing [Merrill et al. 2012; He et al. 2010; Li and Becchi 2013; Ashari et al. 2014]. More recently, efforts have been devoted to building general graph processing systems on GPUs, such as TOTEM [Gharaibeh et al. 2012], CuSha [Khorasani et al. 2014], GunRock [Wang et al. 2016], and Frog [Shi et al. 2015].

GPU adopts a SIMD-based (Single Instruction Multiple Data) architecture, which gains high performance through massive parallelism. In GPU, most of the die area is used by the Arithmetic Logic Units (ALU), while a small proportion of the area is contributed to the control units and caches. Furthermore, GPU usually has a very high memory access bandwidth, but a limited memory space. This architecture enables GPU to perform regular computations in very large degree of parallelism [Colic et al. 2010][Lu et al. 2010].

On the contrary, modern multi-core CPUs adopt the MIMD (Multiple Instruction Multiple Data) architecture and the control units and caches take up most of the die area, with less remaining for ALUs. Comparing to GPUs, CPUs are better at performing tasks that demand short latency, which requires the support of complicated control units and large cache.

<table>
<thead>
<tr>
<th>Aspects</th>
<th>Challenge</th>
<th>Related Work</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data Layout</td>
<td>regularity</td>
<td>CuSha [Khorasani et al. 2014], GStream [Seo et al. 2015], GTS [Kim et al. 2016]</td>
</tr>
<tr>
<td></td>
<td>memory bandwidth</td>
<td>MapGraph [Fu et al. 2014], SPMV [Ashari et al. 2014], Frog [Shi et al. 2015]</td>
</tr>
<tr>
<td>Memory Access Pattern</td>
<td>irregular memory access</td>
<td>In-Cache Query [He et al. 2014], TOTEM [Gharaibeh et al. 2012], Hybrid System [Abubakar et al. 2014], ExContract [Merrill et al. 2012], Enterprise [Liu and Huang 2015]</td>
</tr>
<tr>
<td></td>
<td>non-coalesced memory access</td>
<td>In-Cache Query [He et al. 2014], Medusa [Zhong and He 2013], SPMV [Ashari et al. 2014], CuSha [Khorasani et al. 2014], MapGraph [Fu et al. 2014], GunRock [Wang et al. 2016], iBFS [Liu et al. 2016], Frog [Shi et al. 2015]</td>
</tr>
<tr>
<td></td>
<td>bank conflict</td>
<td>DWS [Meng et al. 2010], Push-Relabel [Azad et al. 2015], WLP [Baghsorkhi et al. 2010]</td>
</tr>
</tbody>
</table>

Continued on next page
Although GPUs can offer high degree of parallelism, their restrictions mean that it is a non-trivial task to use GPU to accelerate large-scale graph computations. Graph computations often exhibit irregular data access patterns, due to which the applications may not reach the peak performance in GPU. Furthermore, due to the fact that the memory size of GPU is very limited compared with CPU memory and moving data from the host memory to the GPU memory causes the extra overhead, the GPU memory may become a potential bottleneck. In addition, the condition branches (e.g., the if-else statement) in graph computations do not fully exploit the high degree of parallelism offered by the SIMD executions in GPU, which leads to the so-called branch divergence and may dramatically degrade the performance. In this paper, we attempt to write a comprehensive survey of the existing efforts in addressing these challenges, and at the same time discuss the main opportunities in graph processing on GPU.

In order to cover the challenges of graph processing in GPU, we surveyed about 100 papers published in recent years, as summarized in Table I. The problems addressed in

\begin{table}[h]
\centering
\begin{tabular}{|c|c|}
\hline
\textbf{Aspects} & \textbf{Concerns} & \textbf{Related Work} \\
\hline
out-of-core processing & Warm-Up [Guha et al. 2015], GTS [Kim et al. 2016], Enterprise [Liu and Huang 2015], Green-Marl [Hong et al. 2012], PDOM [Fung et al. 2007], Frog [Shi et al. 2015] \\
memory bandwidth & TOTEM [Gharaibeh et al. 2012], GTS [Kim et al. 2016], PDOM [Fung et al. 2007] \\
Workload Mapping & warp divergence & CuSha [Khorasani et al. 2014], DWS [Meng et al. 2010], JBF [Liu et al. 2018], Virtual Warp [Hong et al. 2011a], PDOM [Fung et al. 2007], Two-Level Warp Scheduling [Narasiman et al. 2011] \\
Miscellaneous & branch divergence & DWS [Meng et al. 2010], Medusa [Zhong and He 2014], Virtual Warp [Hong et al. 2011a], PDOM [Fung et al. 2007], Two-Level Warp Scheduling [Narasiman et al. 2011], WLP [Baghsorkhi et al. 2010], SBI [Brunie et al. 2012] \\
& GPU specific programming & GunRock [Wang et al. 2016], Green-Marl [Hong et al. 2012], Medusa [Zhong and He 2014] \\
& other aspects & G2 [Zhong and He 2013], Mars [He et al. 2008; Fang et al. 2011], Morph [Naore et al. 2013] \\
\hline
\end{tabular}
\end{table}
the existing research on graph processing in GPU can be categorized into the following aspects:

— Data Layout. In conventional CPU-based graph processing algorithms and systems, it is important to design data layout to achieve contiguous memory access to enhance TLB and cache hit rates. But in a GPU, there is a global memory shared by all GPU processors, and for each memory access, it is beneficial to feed data to more than one SIMD threads. Threads in a GPU are executed in groups (a group is called a warp in CUDA. The accesses to the global memory by the threads of a warp (or half a warp in older devices) will be coalesced into a single memory access if the consecutive threads are accessing the contiguous memory addresses. By doing so, the memory access overhead can be minimized. A GPU can reach its peak memory access bandwidth only when the algorithm has a regular memory access pattern, i.e., the data accessed by the consecutive threads of a warp occupies the contiguous memory segment. However, graph data structures and graph algorithms often issue irregular memory accesses. For instance, in a parallel graph traverse algorithm, when the adjacency-list data structure is used, different threads will access the data scattered across different memory locations, which requires the GPU to issue multiple memory accesses to fetch all needed data. Such irregular data layout substantially limits the degree of parallelism of a GPU and does not help unleash its full power. In addition, a GPU device typically communicate with the CPU host by a PCI Express (PCIe) bus or an Accelerated Graphics Port (AGP), which has a limited bandwidth. Therefore, it is critical to design the appropriate graph data layout to reduce the amount of data movements between the GPU and the host.

— Memory Access Pattern. CPU is usually equipped with a very large main memory, which is enough to process most real world graphs. Furthermore, even with graphs that are larger than the main memory size, CPU-based systems can efficiently use secondary storage to handle the problem due to the relatively high bandwidth. But a GPU is usually equipped with high-speed but small-sized on-chip shared memory, which can be used to cache the frequently accessed data to reduce the need of accessing the on-device global memory. However, if many threads access different data in the shared memory concurrently, it will cause the conflicts of memory bank and hence limit the degree of parallelism. Furthermore, the access to the global memory in a modern GPU is usually in the unit of blocks. The block size is usually \( 64 \) KB, but also depends on the GPU architecture. Therefore, if the accesses to global memory issued by a warp are coalesced and aligned within one or a few memory access units, then it can significantly improve the utilization of memory bandwidth. So similar to data layout, carefully designing the memory access pattern is also a critical issue in GPU computation.

Using the limited memory to process large-scale graphs that cannot fit into the GPU global memory, which is called out-of-core graph processing, is another major challenge [Kyrola et al. 2012; Roy et al. 2013; Khorasani et al. 2014]. Partitioning graphs into small parts or designing smart graph data representations, with which the data are swapped in and out of the GPU memory when needed, may be the potential solutions to this problem. However, the research on how to organize the irregular graph data and the relevant performance study are relatively sparse. In addition, in this out-of-core graph processing technique, whether the device memory is used or not can hugely influence the processing quality and power efficiency.

— Workload Mapping. CPU has a strong and flexible Control Unit, which can change the scheduling strategy flexibly in runtime. But GPU runs in a Single Instruction Multiple Threads (SIMT) model. Once the instruction is distributed by the controller, it is impossible to change the scheduling strategy until the next iteration. Parallel-
lizing graph computations often causes load imbalance due to the irregular graph structure. For instance, different vertices in a graph often have very diverse degrees, which complicates the balancing of the workload among parallel tasks. An uneven load distribution among the threads within a kernel call may significantly harm the performance [Khayyat et al. 2013]. Furthermore, as CPU and GPU favor different types of tasks, how to partition the workload between CPU and GPU so as to achieve good overall performance in such a hybrid system also becomes a challenging task.

Miscellaneous. Besides the aforementioned aspects, implementing efficient graph computations on GPUs need to address various other issues, such as branch divergence, kernel calls and kernel configuration. Thanks to its flexible Control Unit, CPU is good at handling condition branches. But for GPU, the branch divergence arises when different threads take different paths in a condition branch in the same wavefront. This will cause serious performance problems on GPUs, because only one path can be executed at a time in the SIMD mode of GPU, which means that only a portion of threads in a warp are running on a path while all other threads that should take other paths are blocked and not be able to perform any effective work [AMD 2011; Bienia and Li 2010; Meng et al. 2010]. Avoiding branch divergence is a great challenge for GPU programmers. In addition, synchronous and asynchronous processing on GPU is another issue. As GPU is a parallel streaming processor, synchronous operations may limit the computing power of GPU. On the other hand, it is hard to implement asynchronous graph processing operations on GPUs as there are a large number of messages passing between the vertices. Kernel configuration is a complex multidimensional structure, which reflects the hardware architecture of the GPU. In a parallel GPU programming, threads are grouped into the blocks for the convenience of inter-thread communication and memory sharing. A block can be of one, two or three dimensional structure, blocks can be further grouped into a grid. The grid is a one or two dimensional structure. Because GPU has the SIMD execution mode, each thread in the grid will compute the same kernel function on different parts of the same dataset. Thus, the kernel configuration has a significant effect on the degree of parallelism and hence influences the computing efficiency. A kernel is callable from the host while the kernel executes on the GPU device. Each thread is given a unique ID, which is generated when the kernel is invoked. As mentioned above, threads within the block share the same shared memory, through which they can cooperate with each other. Therefore, improper kernel invocations may cause the accessing conflict of memory banks and hence harm the computing power of GPU.

This survey focuses on graph processing on GPUs. In this survey we group the GPU graph processing systems into two categories, i.e., graph processing systems on a single GPU and those on multi-GPUs. Accordingly, the remainder of this paper is organized as follows. Section 2 presents some background information about graph processing on GPUs, such as CUDA, OpenCL and GPU computing architecture. The implementation of graph algorithms on GPUs is elaborated in Section 3. Section 4 introduces the GPU graph processing systems, including both single GPU and multi-GPU graph processing frameworks. Section 5 designs a series of experiments to show the performance with different data types and algorithms on GPUs. We conclude this paper and discuss some research opportunities in Section 6.

2. BACKGROUND

Although the advent of general programming platforms and APIs, such as Compute Unified Device Architecture (CUDA) and Open Computing Language (OpenCL), have simplified the implementation of general computations in GPU, efficient GPGPU programming requires not only learning new GPU programming languages and APIs, but
also understanding the underlying hardware and internal mechanisms in the GPU. This section presents the background information of the GPU architecture and two main GPU programming types: CUDA and OpenCL.

2.1. History and Evolution of GPU Architecture
The evolution of the modern graphics processor begins with the introduction of the first 3D add-in cards in 1995 [Seiler et al. 2008]. From the perspective of parallel architecture, we can divide the evolution into three generations.

— **Fixed functional architecture.** From 1995-2000, each hardware unit consists of a graphics processing pipeline, the functions in the pipeline are fixed. In this generation, a plurality of pixel pipelines execute the same operation on each input data using the stream computing model. By using this architecture, GPU can significantly accelerate graphics rendering.

— **Separated shader architecture.** In 2001, NVIDIA's GeForce 3 introduced programmable pixel shading to the consumer market which sets off a new generation of GPU. In this generation, the programmable vertex shader replaces the illumination associated fixed units, and the pixel shader replaces the texture sampling and mixing associated fixed units. This greatly enhanced the flexibility and expressiveness of graphics processing. Although both of these two parts are stream processors, they are physically separated and have no direct communication channel. Due to GPU's powerfulness in graphic rendering, it is widely used in gaming and other consumer applications.

— **Unified shader architecture.** The unified shader architecture emerged from 2006. In this generation, the geometry shader program was introduced in GPU, which can be dynamically scheduled to execute the vertex, geometry and pixel programs. This generation of GPU adopts the parallel architecture rather than the streaming one. In addition, they support integer and single/double precision computations, and their instructions, textures and data accuracy are further improved. However, they still cannot support recursive procedures. With the development of the computation power of GPU, GPGPUs emerged, which are not only for graphic shading, but also for high performance computing (HPC). Examples include the NVIDIA's Fermi, Kepler, Maxwell and Pascal. Fermi was introduced in 2006 which is the first complete GPU computing architecture. In order to provide high accuracy computation for HPC, NVIDIA introduced the first Fermi-based product, GeForce 8800, in 2006 [NVIDIA 2009, Arjun et al. 2011], which is one of the most representative parallel computing processors. In 2012, NVIDIA introduced the Kepler architecture based on Fermi [NVIDIA 2012], which adopted some new features such as dynamic parallelism, Hyper-Q, grid management unit and NVIDIA GPUDirect to provide higher processing power and parallel workload execution for HPC. With the focus on low power operations, NVIDIA proposed the Maxwell architecture in 2014 [NVIDIA 2014]. In order to make the GPU more suitable for PCs, workstations, supercomputers and mobile chips, NVIDIA grouped SMs into quads to minimize power consumptions. Since then, GPU is widely used in mobile chips. With the development of AI, Deep Learning, autonomous driving systems, and numerous other computing-intensive applications, NVIDIA introduced the Pascal architecture in 2016 [NVIDIA 2016b] to improve the support of computing-intensive applications with many new technologies including NVLink, HBM2 High-Speed GPU Memory, Unified Memory, Compute Preemption, etc.
2.2. Modern GPU Computing Architecture

Figure 1 illustrates the overall architecture of a modern GPU device. To support massive parallel computing, a GPU typically consists of several streaming multiprocessors (SMs), each of which is composed of a number of GPU cores (alternatively called streaming processors), special functional units, registers, double-precision unit(s) and a thread scheduler. Each GPU core has the scalar integer and floating point arithmetic units, where most instructions of a GPU program are executed. A GPU core supports multithreading, typically supporting 32 to 96 threads in the current hardware.

The memory of a GPU device can be divided into two hierarchies: on-device memory and on-chip memory, which is shown in Figure 2. The on-device memory is the Dynamic Random Access Memory (DRAM), which is logically divided into local memory, global memory, constant memory and texture memory; while the on-chip memory consists of several physical components, including register shared memory, L1/L2 cache, and constant & texture cache. Each thread has the access to a small and exclusive part of the on-device local memory, while all the threads can access the global memory. The logical constant and texture memory are mainly designed for graphical computations in image processing.
The access to the on-device memory usually has a long latency, in the unit of hundreds of clock cycles. Mainstream architectures include a two-level or three-level cache on a SM, including the constant and texture caches, and L1/L2 cache, to reduce the average memory latency. However, GPU is mostly used for stream computing, where cache is not important in general (This is also why the die area contributed to the cache is very limited in GPU). The shared memory on each SM is small (48KB per SM in NVIDIA K40 GPU\(^3\)) but is of high-speed, and is only accessible to the threads spawned on that SM.

A GPU is generally used as a co-processor or an accelerator for the host CPU. A GPU is connected to the host by the PCI-Express bus. The data is transferred between the on-device memory in GPU and the main memory in CPU usually by using the programmed DMA, which operates concurrently with both the host CPU and the GPU computing units. The zero-copy function is supported in some GPU architectures, such as CUDA from version 2.2 and OpenCL from version 1.2, where a GPU is able to access the host memory through PCIe and its on-device memory can be mapped into the host address space. This technique highly improves the communication efficiency.

2.3. Compute Unified Device Architecture (CUDA)

CUDA is probably the most popular general purpose GPU programming framework, which is developed by NVIDIA. The CUDA architecture has a unified shader pipeline, allowing each arithmetic logic unit (ALU) to perform general-purpose computations. There are three key concepts in CUDA: thread hierarchy, shared memory, and barrier.

Figure 3 shows the thread hierarchy. In CUDA, the first two layers of thread group is called warps and blocks. A programmer can set the number of threads per block subject to the hardware-dependent constraints, which is usually in the range of hundreds. All the threads in a block can access the shared memory, which works as a cache and can be used to share data among the threads within the block. A programmer can also set the number of threads per warp. CUDA can then divide the threads in a block into warps. The threads in a warp share the same code and follow the same execution path. During the computation, there is only one warp that can be executed at the same time in an SM, and all the warps mapped to an SM are executed in a time-sharing fashion. Each SM operates in a Single Instruction Multiple Threads (SIMT) fashion, where the SM issues one set of instructions to a warp of threads for concurrent executions over

different data elements. Namely, the SM supports the instruction-level parallelism, but does not support branch prediction or speculative execution.

Finally, a number of blocks form a grid. A grid of threads execute the same GPU kernel, reading inputs from the global memory and writing the results back to the global memory. A device with capability 2.x or higher can execute multiple kernels concurrently. The maximum number of threads allowed depends on the specific device capability. The kernels from different CUDA contexts cannot run concurrently. Different kernels synchronize only through the kernel calls.

Barrier is a thread synchronization construct, which is a point in the code where all the threads within a block synchronize. Only until all the threads have reached the barrier, can they proceed to execute the next instruction after the barrier. If for some reason, some threads cannot reach the barrier, e.g. they are stuck in an infinite loop, then the threads that have reached the barrier will be blocked forever.

2.4. The OpenCL Programming Model

OpenCL is a more general programming framework than CUDA for heterogeneous architectures, which can be used on CPU, GPU and some other processors or hardware accelerators, such as DSP and FPGA. Different from CUDA, which only supports data parallelism, OpenCL supports both task and data parallelism. Similar as CUDA, OpenCL also provides the general programming interface such as memory management, device management, kernel management, error checking and information querying. Programmers can control the related device by using this interface.

OpenCL views the computing system as consisting of a number of computing devices, which can be CPU, GPU or other accelerators. In OpenCL, a computing device contains several computing units and each computing unit is composed of multiple processing elements. Different from the memory hierarchy in CUDA, four types of memories are defined in OpenCL. The “global memory” is shared by all processing elements but with high latency. The “constant memory”, which is small but with high-speed, is writeable only by the host CPU and read-only for other devices. The “local memory” is shared by a group of processing elements. Finally, the “private memory” (also called device register) is a fast on-chip memory.

3. GRAPH PROCESSING ALGORITHMS ON GPU

One research direction in the literature is to study how to make use of GPUs’ massive parallelism and high memory bandwidth to accelerate specific graph algorithms. Initially, the work of making use of GPU to accelerate specific graph algorithms mainly focused on graph traversal algorithms. More recent researches have studied more complicated algorithms, including Betweenness Centrality (BC), Connected Component (CC), Single Source Shortest Path (SSSP), PageRank (PR), and Minimum Spanning Tree (MST). This section attempts to discuss and summarize these existing efforts.

3.1. Traversal Algorithms

Traversal algorithms are a type of graph algorithms that visit each vertex of a graph in a certain pattern. Researchers have mainly studied how to efficiently perform Breadth-First Search (BFS) and Single Source Shortest Path (SSSP) on GPUs.

3.1.1. Breadth-First Search (BFS).

As one of the most important graph traversal algorithms, executing parallel BFSs on GPUs has attracted a lot of research efforts.

Memory Access Pattern. Merrill et al. [Merrill et al. 2012] adopt the CSR graph representation in their BFS traversal algorithm, which, as analyzed above, provides a compact and regular data layout.
However, the edge information needed by a warp may still not be coalesced and aligned in one memory access unit (i.e. 64 or 128B in modern GPUs). Therefore, the authors extract the information of the edges to be visited from the CSR representation, and then align them in one memory access unit. To avoid bank conflict of the shared memory, each thread broadcasts within the warp, the location of the shared memory it is going to access. Putting all these together, the authors reduce the complexity of the BFS algorithm to $O(|V| + |E|)$, while the methods proposed by others have a quadratic complexity [Harish and Narayanan 2007; Hong et al. 2011b; Jia et al. 2011].

In order to process large scale graphs, Liu et al. [Liu and Huang 2015] proposed a GPU-based BFS framework, called Enterprise. In each iteration, Enterprise scans the status of the vertices and stores the status in a Status Array, and uses a Frontier Queue to store the unvisited adjacent vertex. As Enterprise executes the BFS in a tree manner, the unvisited adjacent vertices will be visited in the next level. Enterprise aligns the vertices in Status Array according to the Frontier Queue. By using this method, Enterprise can visit the memory in a regular fashion.

The parallel BFS proposed by Fu et al. [Fu et al. 2014] extends the expand-contract BFS algorithm developed by Merrill et al. [Merrill et al. 2012] to GPU clusters. In their work, they propose a 2D partitioning method, and use MPI to contract columns on the edge frontiers after each expanding step. Their method has several disadvantages, such as algorithm generality, hardware compatibility and scalability. The proposed parallel BFS method only works with the graph algorithms with no data access beyond direct neighbours, which limits the general applicability of the proposed method. Also, the proposed method limits the number of GPUs to $n^2$, in order to ensure the hardware compatibility of the algorithm. In addition, the proposed method ensures the scalability of the algorithm by reducing the edge frontier transmission between GPUs, which also reduces the communication overheads.

**Job Mapping.** In many graphs, the vertex degrees vary significantly, which causes load imbalance among the threads. To solve the problem, Hong et al. [Hong et al. 2011a] propose to use the whole warp to explore the neighbors of a vertex (or a few vertices if the number of neighbors of one vertex is smaller than the number of threads in a warp), instead of using a single thread to explore all neighbors of a vertex. Besides being able to achieve load balance, this strategy also enhances the usage efficiency of the shared memory, because there are less data (i.e. less neighbor information) needed by the whole warp. Experiments show that small (sub-)graphs and the graphs with long diameters have poor performance on GPUs, but can archive good performance on multi-core CPUs. In order to utilize both multi-core CPU and GPU resources, Hong et al. [Hong et al. 2011b] propose a hybrid scheme, in which, the graph is partitioned into several sub-graphs and the sub-graphs are distributed on the multi-core CPU and the GPU according to the number of vertices and the diameter of the graph. The partial results for the sub-graphs are combined to obtain the final result.

### 3.1.2. Single Source Shortest Path (SSSP)

SSSP is another typical graph traversal algorithm, which requires finding a shortest path between two specified vertices [Bulu et al. 2010].

**Memory access pattern.** Harish and Narayanan [Harish and Narayanan 2007] are the first to use CUDA to implement the Dijkstra’s algorithm, a traditional SSSP method. However, the implemented algorithm suffers from the inefficiency of atomic operations. By using the SSSP algorithm formulation, they also implemented the CUDA-based APSP (All-Pair-Shortest-Path) problem, which was originally solved by the Floyd-Warshall (FW) algorithm in CPU.

In the proposed CUDA-based APSP method, the global memory is used and the shared memory is not used because in APSP each thread can access the global mem-
ory, but finds it difficult to achieve data locality in the shared memory. This method is easy to use, but can hardly process large scale graphs because of the limited device memory. The experiments on an NVIDIA GTX8800 GPU with the artificially generated high-degree graphs show that SSSP and APSP can achieve 70x and 17x speedup, compared with the performance of running the serial implementation on an Intel Core 2 Duo processor. However, in the experiments with real-life graphs that contain several millions of vertices, the method does not demonstrate a similar performance advantage. This is mainly due to the low average degree of these real-life graphs. Namely, the algorithms manifest a poor performance on the graphs with low degree. In order to solve this problem, a blocked FW algorithm was proposed in 2008 by Katz and Kider [Katz and Kider 2008], which proposed a hierarchically parallel method in the revised FW algorithm. In this algorithm, the graph was represented by an adjacency matrix. In order to process large scale graphs, this algorithm partitions the matrix into $B \times B$ equally sized sub-matrices. By using this method, the sub-matrices which have no relationship with each other can be calculated at the same time in the computation phase.

In the first phase, the block $(0,0)$ is loaded into the global memory for the computation. At the same time the blocks $(0, i)$ ($i \neq 0$ and $i < B - 1$) and $(j, 0)$ ($j \neq 0$ and $j < B - 1$) are loaded into the shared memory. In the second phase, the blocks $(0, i)$ ($i \neq 0$ and $i < B - 1$) and $(j, 0)$ ($j \neq 0$ and $j < B - 1$) participate the computation while block $(1,1)$ is loaded into the shared memory and so on. Benefiting from this shared memory strategy, the proposed method has a 5.0-6.5x speedup over Harish and Narayanan’s work.

### 3.2. Iterative Algorithms

Iterative algorithms are very common in graph processing and machine learning. Many looping statements such as while, loop or do–while are used in iterative algorithms. The algorithm executes the steps in iterations by using these looping statements. The aim of an iterative algorithm is to find the approximation solution by updating the vertex values successively.

**PageRank.** PageRank was first proposed by Google, and used in web link predictions. As the irregular memory access brought by the graph data, it is very hard to use GPU to process the PageRank. Rungsawang et.al. [Rungsawang and Manaskasemsak 2012] implemented the PageRank on GPU by using the CSR representation. Wu et al. [Wu et al. 2010] use a modified CSR format to represent the graphs. In order to solve the job mapping problem caused by uneven row sizes of the spare linkage matrices (degree of the vertex), Wu classifies the vertices into three classes, i.e., Tiny Problems, Small Problems and Normal Problems, according to the amount of calculation. Wu assigns different number of threads to process the corresponding classes according to the computation task.

**Sparse Matrix-vector Multiplication.** Sparse matrix-vector multiplication (SpMV) is widely used in sparse linear algebra, and has been extensively studied. SpMV is a highly irregular computing algorithm. How to design a sufficient regular execution path and memory access pattern for SpMV is an interesting research topic. Salvatore et al. [Filippone et al. 2017] surveyed the techniques for implementing SpMV on GPUs. The main issue of running the SpMV kernel on GPU is how to map the irregular data access pattern to the GPU architecture. Bell et al. [Bell and Garland 2009, Bell and Garland 2008] discussed the sparse matrix format for SpMV, including ELL (ELLPACK), COO (coordinate), DIA (diagonal format) and CSR. Experimental results show that the scalar-based CSR format is not suitable for SpMV due to its low bandwidth utilization caused by non-coalesced memory access pattern, while the vector-based CSR format can achieve a good performance on matrices with large row sizes due to the contiguous memory accesses. Based on this conclusion, a hybrid
(HYB) format is proposed in [Bell and Garland 2009]. In the HYB format, the ELL format is used to store non-zeros values in each row and the COO data structure is used to store the remaining entries. Monakov proposed a hybrid BCSR/BCOO format in [Monakov and Avetisyan 2009], where a CSR-like format is used to store the blocks. The row coordinate is stored by sorting the blocks by rows and then storing the index of the first block in each row in a CSR-like format. Compared to the BCSR format, the hybrid format is more flexible. The performance of SpMV with different data formats varies with different data characteristics [Li et al. 2015], hence the best format has to be chosen according to the dataset. To address the problem, Benatia et al. [Benatia et al. 2016] proposed a machine learning approach to select the best representation method for a given spare matrix. Similar to [Benatia et al. 2016], Su et al. [Su and Keutzer 2012] developed a SpMV framework, called clSpMV, where a Cocktail format is used to represent a sparse matrix. clSpMV analyzes SpMV at runtime and chooses the best representations of a given matrix. While most of the previous studies are centered on memory access patterns and data representations. Yan et al [Yan et al. 2014] studied the load imbalance problem and developed the yaSpMV framework. yaSpMV addresses the load imbalance problem by revisiting the segmented scan approach for SpMV. By partitioning a matrix into strips of warp sizes, Zheng [BiE 2014] proposed the BiELL format to maintain load balance for SpMV.

**Graph Partition.** A graph partition algorithm cuts the vertices into several disjoint subsets, which is widely used in distributed large-scale graph processing and many other application scenarios, such as scientific computing, computer vision and distributed job scheduling. Vineet and Narayanan [Vineet and Narayanan 2008] implemented the push-relabel max-flow/min-cut algorithm on GPUs. The authors stored the vertices status information in the shared memory. Experiments on $640 \times 480$ images for 90 graph cuts gain 10-12x speedup over the best sequential algorithm reported in 2008. Recently, some researchers proposed the 2-way cut algorithm. However this method does not solve the problem of partitioning the graph into multiple sub-graphs. This is a problem called the minimum $k$-cut problem. The aim of minimum $k$-cut problem is to partition the graph into $k$ independent sub-graphs while every sub-graph is a connected one. When $k$ is a part of the input, the minimum $k$-cut problem is NP-hard. The complexity is $O(|V| k^2)$ even with a fixed $k$. The main goal of graph partitioning is to achieve load balancing and facilitate task scheduling for static graphs. As the graph topology is static, the algorithm only needs to run once. The method is suitable for both CPU and GPU. For dynamic graphs in which the topologies change, it is difficult to implement such algorithm. Frog [Shi et al. 2015] partitioned the graph by using a hybrid coloring model. The coloring algorithm in Frog is incomplete, which does not restrain all adjacent vertices from being labelled by different colors. Instead, the color number is set by the user while Frog only ensures the adjacent vertices are not colored by the small set of colors. For the rest of vertices, Frog combined the vertices together into a single color and all the vertices in the same color are processed in a super-step. By using this method, if the graph is divided into $N$ partitions, the color for the first $N-1$ partitions are different and there is an edge between any pair of vertices in each partition. Therefore, the first $N-1$ partitions can be processed in parallel. CuSha [Khorasani et al. 2014] first splits the vertices into $P$ shards and the edges in a shard are listed based on the increasing order of their source vertices. By using this partition method, the edges of each vertex are stored in a continuous memory chunk, which can make the memory access regular.

**Minimum Spanning Tree (MST).** For an undirected graph, a minimum spanning tree is a connected subgraph, which connects all the vertices together with minimum total weight. Vineet et al. [Vineet et al. 2009] implemented the fast MST algorithm on
CUDA by recursively calling the Boruvka algorithm. In their algorithm, they mapped the irregular steps of super-vertex formation and recursive graph construction to primitives such as split to categories involving vertex IDs and edge weights. In the proposed algorithm, in the first phase each vertex finds the edge with the minimal weight to the neighbor vertex. In the second phase, vertices are merged into disjoint components called superverteces. The algorithm performs these two phases recursively, until there is only one supervertex. In each iteration, the authors reorder the edges, put the edges with the vertices in a continuous memory chunk and then remove the duplicate edges. By doing so, the memory access can be regular. Experiments on a NVIDIA Tesla S1070 shows this method can achieve 8-10x and 30-50x speedup over their previous implementation and the serial implementation, respectively.

4. GPU GRAPH PROCESSING FRAMEWORKS

Besides optimizing individual graph processing algorithms, many researchers have also investigated how to build a general graph processing systems on GPUs. In this section we survey the existing GPU graph processing systems, including their data layout, parallel graph programming models and their system implementations and optimizations.

4.1. Data Layout Models

As the considerations of data layout are very similar in different graph algorithms and frameworks, we discuss the data layout in a single section. As for other GPU aspects, such as memory access pattern, workload mapping and GPU specific programming, we discuss them by referring to different types of graph algorithms. As mentioned earlier, the main requirements of data layout is the compactness and and regularity. The former minimizes the PCIe bandwidth consumption, while the latter enables the regular memory access and maximizes parallelism. We survey the main graph representations that are used in the existing GPU-based graph processing algorithms and systems.

4.1.1. Adjacency Matrix and Adjacency List . The adjacency matrix and adjacency list are two basic graph representations, which have been widely used in early parallel graph processing studies [Harish and Narayanan 2007; Narayanan et al. 2010; Merrill et al. 2012; Fagginger Auer and Bisseling 2012].

The adjacency matrix is a square matrix. In an unweighted graph, a non-zero element \( a_{ij} \) indicates there is an edge between the \( i \)-th vertex to the \( j \)-th vertex, while in a weighted graph, a non-zero element stands for the weight of the edge. For most large-scale graphs, the matrix is typically sparse. Some researchers directly use the existing libraries to handle the sparse matrix, such as CuSparse\(^4\). Katz et al. [Katz and Kider 2008] use 2D texture to represent the adjacency matrix in GPU memory. The adjacency matrix representation simplifies the memory allocation for programmers. However, due to the sparsity of the adjacency matrix, the memory space is wasted.

Another typical graph representation is the adjacency list, which is a collection of unordered lists, each representing the set of neighbours of a vertex in the graph. Figure[4] shows an example of the adjacency list of an undirected graph. Adjacency list is more compact than the adjacency matrix. However, it does not enable regular memory access, because the neighbours of different vertices are not stored in a contiguous memory space. As discussed before, this may incur much more memory access when reading the data needed by the threads in a warp.

4.1.2. Vector Graph (V-Graph). V-graph is another efficient graph representation method proposed by Blelloch [Blelloch 1990]. Figure[5] shows the v-graph representations of the

\(^4\)http://docs.nvidia.com/cuda/cusparse/
Graph Processing on GPUs: A Survey

(a) Example graph  
(b) Adjacency list representation of the graph.

![Example graph](image.png)

Fig. 4. The adjacency list representation example of graph.

<table>
<thead>
<tr>
<th>Index</th>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
<th>10</th>
<th>11</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vertex</td>
<td>1</td>
<td>2</td>
<td>3</td>
<td>4</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Segment-descriptor</td>
<td>1</td>
<td>3</td>
<td>3</td>
<td>2</td>
<td>3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cross-pointers</td>
<td>1</td>
<td>0</td>
<td>4</td>
<td>8</td>
<td>2</td>
<td>7</td>
<td>10</td>
<td>5</td>
<td>11</td>
<td>3</td>
<td>6</td>
<td>8</td>
</tr>
<tr>
<td>Weights</td>
<td>(w_1)</td>
<td>(w_1)</td>
<td>(w_2)</td>
<td>(w_3)</td>
<td>(w_2)</td>
<td>(w_4)</td>
<td>(w_5)</td>
<td>(w_4)</td>
<td>(w_6)</td>
<td>(w_3)</td>
<td>(w_5)</td>
<td>(w_6)</td>
</tr>
</tbody>
</table>

Fig. 5. The example v-graph representation of graph in Figure 4.

<table>
<thead>
<tr>
<th>Row offset</th>
<th>0</th>
<th>1</th>
<th>4</th>
<th>7</th>
<th>9</th>
<th>11</th>
</tr>
</thead>
<tbody>
<tr>
<td>Column index</td>
<td>1</td>
<td>0</td>
<td>2</td>
<td>4</td>
<td>1</td>
<td>3</td>
</tr>
<tr>
<td>Values</td>
<td>(w_1)</td>
<td>(w_1)</td>
<td>(w_2)</td>
<td>(w_3)</td>
<td>(w_2)</td>
<td>(w_4)</td>
</tr>
</tbody>
</table>

Fig. 6. The example CSR representation of graph in Figure 4.

same graph in Figure 4. In v-graph, the topology of an undirected graph is stored in a segmented vector (i.e. the Cross-pointer in Figure 5), where each segment corresponds to a vertex. Each element of a segment stores the Cross-pointer of an edge incident to the corresponding vertex. For example, in Figure 4, the element with index 3 in Cross-pointers has the value 9, which indicates that this edge is connected to the same vertex as the edge with index 9. For a directed graph, two segmented vectors are used: one storing the incoming edges of the vertices, while the other storing the outgoing edges. Additional vectors are used to store other information, including the vertex degree (Segment-descriptor), the edge weights (Weights), etc. In v-graph, all the edges are stored in a contiguous memory space sorted by their incident vertices, which therefore supports regular memory accesses and efficient GPU computations. However, v-graph is not a very compact graph representation, because it contains a lot of redundant information.

4.1.3. Compressed Sparse Row (CSR). In order to achieve both compact storage and regular memory access, some graph algorithms, such as Merrill et al. [Merrill et al. 2012] make use of the compressed sparse row (CSR) format. Figure 6 is an example of the CSR representations of the graph in Figure 4. In CSR, three one-dimensional arrays are used: each storing the non-zero values in an adjacency matrix, the offsets of the rows in the values array, and the column indices of the values respectively. Just like v-graph, CSR sorts and stores the information of all the edges of a vertex compactly in a contiguous chunk of memory one after another, which enables regular memory ac-
cesses, lowers the memory requirement, and reduces the PCIe bandwidth consumption when transferring data between the host and the GPU device.

4.2. Graph Programming Models

A general graph processing system typically exposes a programming framework to the programmers, which consists of two components: a programming interface and a parallel programming model. The programming interface defines a set of APIs to facilitate the formulation of a graph computation. Existing graph systems on GPUs typically adopt a vertex-centric model, where programmers need to define a few functions that are executed on each individual vertex. The parallel programming model is an abstraction of the parallel computation architecture, which usually states how the parallel processes are formulated, and more importantly how they interact with each other, including communication and synchronization. Parallel programming model is a well studied area. A lot of models have been proposed in the literature. For example, there are a series of traditional parallel programming models such as the Actor model [Agha 1986], the Bulk Synchronous Parallel model (BSP) [Valiant 1990], the LogP machine model [Culler et al. 1993], the Dataflow model and the Parallel Random Access Machine (PRAM) model [Asanovic et al. 2009].

Most existing GPU-based graph processing systems provide a vertex-centric programming interface, with which the graph program is expressed in the functions that will be applied on each vertex iteratively. Furthermore, two major parallel graph programming models are proposed, namely Gather-Apply-Scatter (GAS) and BSP (Bulk Synchronous Parallel).

4.2.1. GAS Model. GAS is a popular parallel graph programming model used in a lot of graph processing systems [Gonzalez et al. 2012]. Several existing GPU-based graph processing systems adopt the GAS model, such as VertexAPI2 [Elsen and Vaidyanathan 2013], MapGraph [Fu et al. 2014], and CuSha [Khorasani et al. 2014]. These systems typically provide a vertex-centric programming interface that contain three major functions: Gather, Apply and Scatter. In the GAS model, the program on each vertex can be divided into three phases, which are listed as follows.

— The gather phase. In this phase, a vertex collects the information from the adjacent vertices and edges by using the user-defined gather function.
— The apply phase. The user-defined apply function is called on a vertex based on the information collected in the gather phase. The vertex's value(s) is updated in this phase by calling the apply function. This is the only phase without communications between vertices.
— The scatter phase. In this phase, the new value(s) of the vertex is scattered to its adjacent vertices and edges. In some implementations, the push-style scatter is used, which pushes the updates to remote vertices. With the push-style scattering, some traversal algorithms can simply disregard the gather phase so that the edge traversals can be reduced.

The GAS model abstracts away the synchronization overhead, which simplifies the analysis process for the complexity and the correctness of the graph algorithms implemented using this model. However, as the synchronization overhead in GPUs is not negligible, we cannot ignore it when we implement a graph processing system that supports this model. For instance, CUDA only supports the synchronization among threads in the same block. To achieve a global synchronization among all the threads in different blocks, the system can split the computation into a number of kernels. Since the GPU executes the kernels one after another, the end point of each kernel effectively acts as a global barrier. Both a local block-wise synchronization and a global
synchronization using a number of kernels are very expensive. Therefore, a critical challenge in the implementation of a graph processing system is to minimize the number of synchronization points.

4.2.2. BSP Model. A program in a BSP model [Valiant 1990] is executed in a sequence of so-called super-steps. Within each super-step, the parallel processes run asynchronously and communicate with each other by sending and receiving messages. At the end of each super-step, all the processes are synchronized by using a barrier. This procedure is shown as Figure 7. More specifically, a super-step in each process consists of the following three phases:

— Local computation: the computation task are executed locally;
— Global communication: all the communications, including sending and receiving messages, are executed in this phase;
— Barrier synchronization: all the computation and communications are synchronized and guaranteed to be completed at this point.

Pregel [Malewicz et al. 2010] is probably the first graph processing system that adopts the BSP model to implement a vertex-centric parallel graph programming interface. In this model, within each super-step, a user-defined function is applied on each vertex asynchronously, which updates the value on the vertex, and the updated values of the vertices are then sent to their neighbors by passing messages. One iteration of the function executions and message passing on all the vertices will be completed and synchronized at the end of a super-step. In addition, the vertex will be executed only when it receives a message in subsequent super-steps.

Representative GPU-based graph processing systems that use the BSP model include TOTEM [Gharaibeh et al. 2012], Medusa [Zhong and He 2014] and GunRock [Wang et al. 2016]. In these systems, a large graph is usually divided into several partitions and one user-defined kernel will be run on each graph partition. In a super-step, all the threads in the kernel are run concurrently. Within a kernel, each thread receives the messages from the previous super-step and then performs the local computation. In the local computation phase, the values of the vertices are stored at the local memory to minimize data transfer. Each kernel can send the messages to its neighbors if necessary before the end of the current super-step. A barrier is imposed between two super-steps to synchronize all the kernels. A main disadvantage of the BSP model is that it may suffer from the straggler problem, where the thread with the longest execution time can delay all the other threads in a super-step.
4.3. Data Layout

Due to the mismatch between the irregularity of graph processing algorithms and the symmetric hardware architecture of GPU, applying traditional graph processing methods on GPU will inherently suffer from the problem of underutilizing the GPU’s capability. Some high-performance graph processing systems attempt to solve these problems through designing a compact storage and regular memory access data layout. For example, TOTEM [Charaibeh et al. 2012], Medusa [Zhong and He 2014], MapGraph [Fu et al. 2014] and Frog [Shi et al. 2015] use the CSR format to represent the graph structure. As discussed in section 4.1, CSR is a regular graph representation, but accessing the neighbors of a vertex will lead to poor locality, which causes lots of random input-dependent memory accessing (also known as non-coalesced memory accesses). In addition, CSR is hard for some update operations such as adding or deleting a vertex. In order to overcome the non-coalesced memory accesses problem with CSR, CuSha [Khorasani et al. 2014] implemented the shard technique [Kyrola et al. 2012] on GPU, which is widely used in disk-based graph processing systems such as GraphChi [Kyrola et al. 2012] and VENUS [Cheng et al. 2015]. In CuSha, the GPU implementation of shard was called as G-Shard. The shard technique first sorts the vertices in an ascending order and partitions them into equal-sized windows. For each window, a shard is created to store all the edges connected to the vertices in the window. Furthermore, all the edges in a shard is sorted according to the IDs of their source vertices. In this way, the graph data in each shard is organized according to the accessing order of the vertices. G-Shard adopts the same way as shard to organize the vertices and the edges. In addition, G-Shard revised the window as the Concatenated Window (CW), which lists the edges related to the window, so that each thread can visit the vertices according to the CW list. In CuSha, each G-Shard corresponds to a thread block. G-Shards can lead to a better locality, as all the vertices are continuous and all the edges of a vertex are stored in a continuous chunk. On the other hand, G-Shards are disjoint with each other; the computation on different G-Shards can be performed asynchronously, which is well matched with GPU. By using the G-Shard, the graph data is well organized in CuSha, which enables the memory access to be coalesced.

As G-Shard equally partitions the vertices, the CW size differs as the vertex degree differs. Therefore, it is easy for the G-Share technique to encounter the warp divergence problem. In order to solve this problem and update the graph data efficiently, GStream [Seo et al. 2015] and GTS [Kim et al. 2016] use the slotted page format proposed by TurboGraph [Han et al. 2013] to storage the graph in disk and memory. In the slotted page representation, the graph is partitioned into a list of slotted pages, with the size of each page being several MBytes. The vertices ID and its adjacency lists are stored in a slotted page consecutively. In most cases, since the adjacency list of a vertex is smaller than the size of a single page, multiple adjacency lists can be stored in one page, which is called Small Adjacency list page (SA page). In the power law graph, there also exist some vertices with the sizes of their adjacency lists bigger than one page. Then, several pages are needed to store the adjacency list of the vertex. Consequently, one of those pages stores the information regarding only one adjacency list. This type of page is called Large Adjacency list pages (LA pages). This representation is not very compact compared with CSR, but makes it much easier to update the graph data. Compared with G-Shard, it is much easier for this method to allocate the memory space as the page size is fixed, while the window size of G-shard changes.

4.4. Memory Access Pattern

GraphReduce [Sengupta et al. 2015] is a CUDA/C++ library for large-scale graph processing. GraphReduce presents a set of APIs, aiming to hide the GPU programming
details. In order to process large scale graphs which can not be loaded into memory, GraphReduce partitions the graphs into small sub-graphs with approximate sizes, and sorts the edges in the sub-graph according to the source's vertex to match the memory access pattern in GPU. Aiming to leverage GPU memory coalescing and pre-fetch the unvisited data into memory for the sequential accesses, GraphReduce adopts the Unified Virtual Addressing (UVA) to allocate the memory space and uses the DMA technology to directly translate the memory loading/storing operations over the PCIe. By using these methods, the memory accesses are sequential and the communications can be overlapped with GPU computations through prefetching.

In order to maintain the regular memory access, GStream [Seo et al. 2015] introduced the concept of the “join” operation from the database area and proposed a “nested-loop theta-join” operation, which achieved the coalesced memory access by parallelizing the read-only and the read/write operations in parallel. In the nested-loop theta-join method, the vectors of the read/write and the read-only attributes are denoted by $WA$ and $RA$, respectively, and the topology data by $SP$. GStream divided the $WA$ into $W$ partitions because the values change frequently during the computation phase. Since $WA$ is updated frequently during an iteration of graph processing, GStream stores the $WA$, data in the device memory to improve the system performance. While the $RA$ and $SP$ are the constant data, GStream fed the $RA$ data and the corresponding $SP$ data into the device memory. In GStream, an asynchronous data transfer technique such as the overlapping technique in GraphReduce was used to improve GPU utilization by hiding the memory access latency. Unlike other GPU graph processing system, GStream is a pure GPU graph processing system, all the computation tasks were finished on the GPU processor, and the CPUs were not involved in the computation phase.

GTS [Kim et al. 2016] processes the entire graph only using GPUs. In order to overcome the limited memory capacity in GPU device and even in the host, GTS uses the CUDA streaming method to transfer the unvisited graph data to the GPU device memory and swap the visited data to the disk. By using this method, there is no need to partition the graph. Namely, GTS can process large scale graphs without pre-processing. GTS distinguishes the graph data by tagging attribute data and topology data. The attribute data refers to the information of the vertices and the edges (e.g., the weight of the edge and the value of the vertex) that are required and updated during the execution of the vertex kernels, while the topology data is the basic structure data of the graph. GTS stores the graph in PCIe SSDs and triggers the direct data transfer by GPU. Thousands of GPU cores can be used when streaming the topology data from SSDs to GPUs through PCIe. To be more specific, the attribute data was copied into the GPU device memory, and then the topology data was copied from the host memory to the GPU device memory in the streaming method, where the data was processed by the user-defined GPU kernel function. GTS adopts the similar method as GStream to store the attribute data in the device memory and swaps the topology data to the disk. In GTS, by using the asynchronous GPU streaming method (e.g., CUDA Streams), the data can be transferred asynchronously, which can overlap the latency of the memory access from GPUs to main memory and can also improve the GPU utilization. Compared with GraphReduce, the pre-processing phase can be removed in GTS.

4.5. Workload Mapping
As mentioned before, the workload in graph processing is irregular because of the variance in the vertex degree. How to mapping the uneven workload of each vertex onto the GPU greatly affects the processing efficiency of GPU. One of the most important existing work in this area balances the workload by cooperating among threads. The dynamic scheduling and the two-phase decomposition strategies are used in Map-
Graph [Fu et al. 2014] to gain better performance in workload mapping. The Dynamic scheduling strategy combines three scheduling strategies, i.e., CTA-based, scan-based, and warp-based, to achieve higher performance in workload mapping (here CTA is short for Cooperative Thread Array). The CTA-based scheduling strategy distributes the workload to the threads in a CTA according to the vertex degree. In this strategy, the workload of the vertices in the frontier is assigned to the whole CTA and every thread in the CTA serves only one vertex. The number of threads in a CTA is much more than that in a warp, which made the CTA-based scheduling strategy suitable for the vertices with large degrees. MapGraph uses a different scheduling strategy according to the vertex degree. Mapgraph first applies the CTA-Based scheduling strategy to the vertices with the adjacency lists larger than the CTA size. Next, it performs the warp-based scheduling strategy for the vertices with the degrees larger than the warp width but smaller than the CTA size. Finally, it applies the scan-based scattering strategy for the “loose ends” vertices whose degrees are smaller than the warp width. Although dynamic scheduling achieves relatively good performance for the many graph algorithm such as SSSP and BFS, there are still some drawbacks with this method.

On one hand, because of these three separated stages of this strategy, the parallelism among the stages is lost and hence the degree of parallelism of the instructions decreases. On the other hand, as each thread in the scan part of the graph algorithm needs to communicate with the thread processing its neighbor vertices in the CTA, other threads have to wait until all threads in a CTA are loaded. Finally, by using this strategy, the equal number of frontier vertices are assigned to a CTA, and therefore the total number of the handled adjacent vertices may be much more than the CTAs. This will lead to the imbalanced workloads among CTAs.

In order to solve the uneven workload mapping problem of dynamic scheduling, MapGraph proposes a two-phase decomposition scheduling strategy. This strategy attempts to achieve the optimal workload mapping performance for threads within and across CTAs. The fundamental idea of this strategy is to decompose the scattering process into two phases: the scheduling phase and the computation phase. Unlike the dynamic scheduling strategy, the two-phase decomposition scheduling strategy is used to assign the adjacent edges to a CTA, which ensures the number of edges is same as the CTA size. In this strategy, the target of assigning the adjacent edges is achieved by finding the intersection between the starting and the ending points of each CTA, which are within the column-indexed array by using the sorted method. In the communication phase, the same number of adjacent vertices are visited by each thread. This scheduling strategy solves the problem of uneven workload mapping in dynamic scheduling strategy. But the overhead is relatively high.

GunRock [Wang et al. 2016] integrates the technologies proposed by Merrill et al. [Merrill et al. 2012] and Davidson et al. [Davidson et al. 2014]. Then the author proposes two workload mapping strategies, which are called per-thread fine-grained and per-warp & per-CTA coarse-grained. In the per-thread fine-grained strategy, one thread maps to the neighbor list of a frontier vertex. In this method, each thread loads the offset in the adjacency list of the assigned node. Next, all the edges in the adjacency list are processed sequentially by the thread. Considering the significant difference in the workload performance with the per-thread fine-grained strategy, which is caused by different adjacency list sizes, GunRock proposes a per-warp & per-CTA coarse-grained strategy. In this strategy, the workload mapping problem is solved by dividing the adjacency list into three categories according to the size of the adjacency list and then mapping each category to a strategy which targets specifically at the corresponding size. These two strategies focus on different task granularities. The experiments show that the per-thread fine-grained strategy works better with the graph with a large diameter and the relatively even degree distribution. This strategy balances the threads.
well in the CTA, but does not work well across CTAs. On the contrary, the \textit{per-warp \& per-CTA coarse-grained} strategy performs better for the power law graph, which has an uneven degree distribution.

As part of the physical warp, a virtual warp controls the trade-off between GPU utilization and path divergence. Generally, 2, 4, 8, 16 or more virtual warps constitute a physical warp. So the processing task can be performed iteratively because the iteration is performed separately by different GPU kernel calls. In a virtual warp, several threads process a vertex concurrently and each thread in the virtual warp works in parallel. Using this method, the read and computation phase are finished by different threads in the virtual warp. Compared with the workload mapping strategy in GunRock, the virtual warp is a more general method with equally sized virtual warp, while the strategy of GunRock is more flexible for different task granularities.

4.6. Miscellaneous

GraphReduce adopts the Gather-Apply-Scatter programming model. In real-world graphs, the number of edges is much more than the number of the vertices. In the gather and the scatter stage, the message passing about the edges is much more than that about the vertices. In the apply stage, the computation for the vertices are much less than that for the edges. In order to reduce the communication cost and improve the parallelism, both vertex- and edge-centric programming methods are used in GraphReduce. The authors use the edge-centric programming method in the gather and scatter stage, and use the vertex-centric programming in the apply stage to improve the parallelism.

Medusa [Zhong and He 2014] and MapGraph [Fu et al. 2014] both provided a set of APIs for graph processing on GPUs. By using the APIs provided by Medusa, the programmers can define their own functions for processing vertices, edges and messages. In order to improve the programmability and usability, Medusa encapsulates the frequently-used system operations to overlap the GPU-specific programming details. In addition, in order to enhance the flexibility, Medusa provides a set of configuration parameters and utility functions to control the iteration executions. MapGraph [Fu et al. 2014] is a high-performance parallel graph programming framework, which also provides a set of flexible APIs with high programmability based on GAS. In MapGraph, programmers can define the computation functions on vertices and edges by invoking the MapGraph kernels. MapGraph uses the same method as Medusa to enhance the flexibility by providing a set of configuration parameters. In addition, a set of utility functions are provided by the library calls and used for the iteration control and other functionalities. GunRock [Wang et al. 2016] offers an easy-to-use programming interface by implementing a data-centric abstraction. Unlike other vertex-centric and edge-centric programming methods, GunRock's data-centric abstraction focuses on the operations of the frontier of vertices or edges, which makes the programming interface easy to use.

Frog [Shi et al. 2015] is a graph processing framework which has the lightweight asynchronous scheme. A hybrid-coloring model is proposed for graph partition and a streaming execution engine is designed for asynchronous processing in Frog. As graph coloring is a complex algorithm, an incomplete coloring scheme and the Pareto principle are used as a compromise. In the graph coloring algorithm, the vertices with the same color are disjoint. Therefore, all the vertices and edges in the same color (partition) can be processed in parallel. As the incomplete coloring scheme is used, Frog divides the first \( n - 1 \) coloring steps into the P-step and the last coloring step into the S-step, according to the aforementioned analysis. All the vertices and edges in the P-step can be processed in parallel, while the S-step is handled sequentially by atomic operations. Benefiting from the asynchronous processing method in Frog, the trans-
ferring of the data can be overlapped with the execution of the kernel function, which improves the system performance.

Modern GPUs can offer very high degree of parallelism when the graph processing is regular. It is a great challenge to effectively exploit the parallelism potential of GPU. In addition, the GPU memory is limited compared with the ever-increasing graph size. Hence, we need to copy the data into and out of GPU during the graph processing. It is another critical issue to design the efficient communication method between CPU and GPU. Designing a suitable data layout can help tackle the above two issues. On one hand, with a smart data layout, the graph processing algorithm can match the graph data to the memory architecture of GPU and enable the regular memory access. On the other hand, a well designed data layout can reduce the communication cost. Two widely used techniques of speeding up the memory access are: i) coalescing the memory access requests from a set of parallel threads, and ii) prefetching the unvisited data to the memory to overlap communication with computation.

5. EXPERIMENTS

In this survey, we implemented a few commonly used graph algorithms and conducted experiments with these algorithms and a number of graph-processing frameworks. On one hand, we compare the performance of the graph processing systems with different types of graphs, such as graphs following the power-law and graphs with large diameters. On the other hand, we compare the performance of different graph processing algorithms when they are implemented with GPU- or CPU-based graph processing frameworks respectively. This verifies the benefit of using GPU for graph processing.

5.1. Experimental Configurations

5.1.1. Experimental Datasets. The real world graphs have different characteristics. In this section, we mainly focus on the typical graph datasets with comparable data format. In this paper, all the datasets are represented in the classic graph formalism method [West 2001]. \( V \) represents the collection of verities, \( E \) is the set of edges which connect the vertices, and \( G = (V, E) \) represents the graph. There is an edge between vertex \( u \) and \( v \) only when the two vertices are connected. In addition, the edge is presented as \( e = (u, v) \) or \( e = <u, v> \) for undirected or directed graphs, respectively. Both directed and undirected graphs are considered in this paper.

Considering the characteristics of power-law and large diameter in real world graphs, we select six graphs with different structures and a varying number of vertices and edges. All six graphs are shown in Table II. All the graphs are stored in a plain text file and all the graph data are organized by a processing-friendly format without indices. In the file, the integers are used to identify the vertices, with a line storing one vertex. For the undirected graphs, the vertex ID and the adjacency list are included, while for the directed graph, the vertex ID and two adjacency lists, which correspond to the incoming and outgoing edges, are included in a vertex line.

The number of vertices and edges in the selected graph datasets are shown in Table II. The graphs are selected from diverse sources, including e-business, social network, citation link and other sources of real world graphs with different sizes and graph metrics. The degree of the graphs ranges from 2 to 1663. The graphs are extracted from
the real-word problems, which have been shared in the Stanford Network Analysis Project (SNAP) [Leskovec 2009].

5.1.2. Experimental Algorithms. The graph processing algorithms we implemented include PageRank (PR), Breadth first search (BFS), Single Source Shortest Path (SSSP), and Connected Component (CC). We selected these algorithms because they have different characteristics and can be used to test different aspects of performance.

PageRank uses the edge consistency model. When the rank value of vertex $v$ is updated, the rank values of all neighboring vertices that have outbound edges are also updated. If the algorithm is implemented based on BSP, the rank values changed in the current iteration can only be observed by other vertices in next super-step.

BFS is a commonly used graph traversal algorithm. The computation in BFS is very limited, while the communication is rather intensive. Due to this feature, a large number of memory lookup operations are used. Hence, the performance is related with the memory access pattern. Medusa is based on the kernel implementation of BFS, which explores all neighboring vertices in a level-by-level fashion from the first vertex.

SSSP tries to find the shortest path from a given vertex to other vertices in the graph. Dijkstra’s algorithm is the traditional method to solve the SSSP problem.

CC is an algorithm extracting the subgraphs in which all the vertices are connected and there are no additional vertices. There is the textbook implementation for BFS. As for CC, PR and SSSP, there are different implementations. According to the reported performance of these implementations, we use Dijkstra’s algorithm to implement the SSSP algorithm, which is a cloud-based connected component algorithm created by Wu [Wu and Du 2010]. The implementations of BFS and PageRank are presented in the relevant experiments.

5.1.3. Graph-processing Frameworks. We select seven popular graph-processing frameworks, namely TOTEM, Medusa, GunRock, Frog and GraphChi, and compare their performance in our experiments. The first four systems are GPU-based while the rest is CPU-based.

Medusa is an optimized graph processing system with a set of simplified programming interface. Since Medusa requires loading the entire graph into the GPU device memory all at once, only the graphs whose sizes are smaller than the device memory can be processed. TOTEM is a hybrid system, which partitions the graph into two parts, one being processed by GPU while the other being processed by CPU. There are three partition strategies in TOTEM, HIGH-degree, LOW-degree, and RAND-degree partitions. In the HIGH-degree partition strategy, the vertices with the highest degree are assigned to CPU, while the low degree vertices are assigned to GPU. LOW-degree is opposite to the HIGH-degree strategy. The RAND-degree strategy assigns the vertices to CPU and GPU randomly or sets the percentage of the edges that are assigned to different devices. In our experiments, in order to make full use of the computing power of GPU, we load all graph edges onto the GPU device. Unlike Medusa and TOTEM, CuSha is a vertex-centric graph processing framework, which uses the new graph representations known as Concatenated Windows (CW) and G-Shards. GunRock is a high-performance graph processing library for GPUs. The input parameters in our evaluation are the same as the ones used in the corresponding publications.

5.1.4. Hardware. We conducted the experiments on a Tesla-based GPU (NVIDIA Tesla K20m with 5 GB device memory and 2496 CUDA cores). The programs are written with CUDA 7.5 using the “-arch=sm 35” flag. We ran GraphChi [Kyrola et al. 2012] on a machine with 8GB memory and two Intel(R) Xeon(R) E5-2670 CPUs, each at 2.60 GHz. We reused the source code of these graph-processing engines given by the authors directly. The experiments were all conducted on RedHat 4.4.5-6.
Table III. Execution Time (in milliseconds)

<table>
<thead>
<tr>
<th>Algorithm</th>
<th>System</th>
<th>Amazon</th>
<th>DBLP</th>
<th>RoadNet-CA</th>
<th>Wiki-Talk</th>
<th>Twitter</th>
<th>YouTube</th>
</tr>
</thead>
<tbody>
<tr>
<td>BFS</td>
<td>TOTEM</td>
<td>26.91</td>
<td>42.6</td>
<td>425.51</td>
<td>34.9</td>
<td>NULL</td>
<td>42.23</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>11.68</td>
<td>7.64</td>
<td>232.39</td>
<td>4.86</td>
<td>NULL</td>
<td>6.7</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>27.014</td>
<td>19.66</td>
<td>374.956</td>
<td>2.984</td>
<td>NULL</td>
<td>0.254</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>19.099</td>
<td>7.051</td>
<td>201.357</td>
<td>4.698</td>
<td>NULL</td>
<td>5.276</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>5.6936</td>
<td>3.792</td>
<td>8.2052</td>
<td>6.244</td>
<td>9.2232</td>
<td>8.324</td>
</tr>
<tr>
<td></td>
<td>GraphChi</td>
<td>606.797</td>
<td>939.039</td>
<td>909.198</td>
<td>3362.79</td>
<td>NULL</td>
<td>658.124</td>
</tr>
<tr>
<td>PR</td>
<td>TOTEM</td>
<td>21.86</td>
<td>34.06</td>
<td>56.39</td>
<td>70.82</td>
<td>NULL</td>
<td>44.99</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>16.45</td>
<td>12.63</td>
<td>50.08</td>
<td>12.2</td>
<td>NULL</td>
<td>11.16</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>27.023</td>
<td>19.708</td>
<td>370.811</td>
<td>2.971</td>
<td>NULL</td>
<td>11.16</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>3.276</td>
<td>4.713</td>
<td>1.881</td>
<td>57.273</td>
<td>NULL</td>
<td>18.411</td>
</tr>
<tr>
<td></td>
<td>GraphChi</td>
<td>557.177</td>
<td>719.923</td>
<td>963.803</td>
<td>1018.5</td>
<td>640.803</td>
<td>519.538</td>
</tr>
<tr>
<td>SSSP</td>
<td>TOTEM</td>
<td>41.82</td>
<td>27.43</td>
<td>821.39</td>
<td>57.55</td>
<td>NULL</td>
<td>13.12</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>16.45</td>
<td>12.63</td>
<td>50.08</td>
<td>12.2</td>
<td>NULL</td>
<td>11.16</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>27.023</td>
<td>19.708</td>
<td>370.811</td>
<td>2.971</td>
<td>NULL</td>
<td>11.16</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>3.276</td>
<td>4.713</td>
<td>1.881</td>
<td>57.273</td>
<td>NULL</td>
<td>18.411</td>
</tr>
<tr>
<td></td>
<td>GraphChi</td>
<td>475.702</td>
<td>634.705</td>
<td>641.975</td>
<td>858.323</td>
<td>NULL</td>
<td>456.166</td>
</tr>
<tr>
<td>CC</td>
<td>TOTEM</td>
<td>48.3</td>
<td>45.07</td>
<td>1421.82</td>
<td>99.39</td>
<td>NULL</td>
<td>25.7</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>8.88</td>
<td>9.47</td>
<td>103.54</td>
<td>11.1</td>
<td>NULL</td>
<td>7.51</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>27.906</td>
<td>19.7</td>
<td>370.388</td>
<td>2.991</td>
<td>NULL</td>
<td>0.229</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>23.403883</td>
<td>23.454189</td>
<td>25.617838</td>
<td>23.898125</td>
<td>25.456905</td>
<td>23.092031</td>
</tr>
<tr>
<td></td>
<td>GraphChi</td>
<td>1490.21</td>
<td>1905.63</td>
<td>1923.72</td>
<td>2338.4</td>
<td>NULL</td>
<td>1403.35</td>
</tr>
</tbody>
</table>

Note: NULL means that the system can not process such dataset.

5.2. Experiment Results

In order to identify the types of dataset and algorithms that can be processed efficiently on GPU, we first conduct the experiments and compare the runtime of different algorithms with different datasets. The experimental results are shown in Table III. Table III shows that, even though graph has an irregular structure and GPU performs the best with regular data access, the tested algorithms achieve better performance on GPU than on CPU. The difference in performance between Wiki-Talk and Twitter indicates that the situation becomes worse as the data size increases. In PageRank, the updated vertices need to send their values to the neighboring vertices before the next iteration begins. Therefore, the communication cost plays an important role in the performance of PageRank. As we have discussed in section 2.2, the GPU device is connected to the host through the PCIe bus. But the PCIe bandwidth is limited. This is the reason why the situation deteriorates when the data size becomes bigger than the GPU memory. In comparison, Amazon, DBLP, Wiki-Talk, YouTube and Twitter are power-law graphs, while RoadNet-CA is a graph with a large diameter and almost the same degree for each vertex. The performance between RoadNet-CA and the datasets indicate that the acceleration effect with sparse graph is not as high as with power-law graphs.

In order to investigate the types of data layout, memory access pattern, workload mapping and some other factors such as the branch divergence, we measure the memory throughput, the active warp in every SM cycle, load efficiency of the global memory, memory copy time, and the bank-conflict of the systems. The results are listed in Table IV–IX. We analyze the results in these tables from the following four perspectives.

5.2.1. Data Layout. We measured the ratio of the requested global memory throughput to acquired global memory throughput (also called \(\text{gst}\text{.efficiency}\)) of each system. Values greater than 100% indicate that, on average, multiple threads in a warp access the same memory address. In other words, the \(\text{gst}\text{.efficiency}\) indicates whether the data is aligned or not. The result is listed in Table IV. From this table, we can see that Gun-
Table IV. Ratio of Requested Global Memory Store Throughput to Required Global Memory Store Throughput (%)

<table>
<thead>
<tr>
<th>Algorithm</th>
<th>System</th>
<th>Amazon</th>
<th>DBLP</th>
<th>RoadNet-CA</th>
<th>Wiki-Talk</th>
<th>Twitter</th>
<th>YouTube</th>
</tr>
</thead>
<tbody>
<tr>
<td>BFS</td>
<td>TOTEM</td>
<td>62.02</td>
<td>51.16</td>
<td>55.33</td>
<td>47.18</td>
<td>NULL</td>
<td>14.33</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>16.37</td>
<td>16.31</td>
<td>15.59</td>
<td>9.94</td>
<td>NULL</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>74.35</td>
<td>71.54</td>
<td>80.74</td>
<td>41.9</td>
<td>NULL</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>14.17</td>
<td>14.57</td>
<td>10.6</td>
<td>11.28</td>
<td>NULL</td>
<td>14.46</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>69.75</td>
<td>71.34</td>
<td>68.51</td>
<td>69.72</td>
<td>69.35</td>
<td>68.73</td>
</tr>
<tr>
<td>PR</td>
<td>TOTEM</td>
<td>69.37</td>
<td>64.58</td>
<td>71.25</td>
<td>71.41</td>
<td>NULL</td>
<td>70.09</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>16.37</td>
<td>16.31</td>
<td>15.59</td>
<td>9.94</td>
<td>NULL</td>
<td>14.33</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>74.35</td>
<td>71.13</td>
<td>80.74</td>
<td>41.9</td>
<td>NULL</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>71.79</td>
<td>71.25</td>
<td>71.39</td>
<td>70.87</td>
<td>NULL</td>
<td>70.86</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>90.61</td>
<td>90.54</td>
<td>90.58</td>
<td>90.56</td>
<td>90.48</td>
<td>90.47</td>
</tr>
<tr>
<td>SSSP</td>
<td>TOTEM</td>
<td>39.76</td>
<td>30.89</td>
<td>40.75</td>
<td>29.55</td>
<td>NULL</td>
<td>27.82</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>16.37</td>
<td>16.31</td>
<td>15.59</td>
<td>9.94</td>
<td>NULL</td>
<td>14.33</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>74.35</td>
<td>71.12</td>
<td>80.75</td>
<td>41.9</td>
<td>NULL</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>66.95</td>
<td>66.49</td>
<td>67.31</td>
<td>66.88</td>
<td>NULL</td>
<td>64.71</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>79.97</td>
<td>80.05</td>
<td>79.46</td>
<td>77.26</td>
<td>74.83</td>
<td></td>
</tr>
<tr>
<td>CC</td>
<td>TOTEM</td>
<td>63.66</td>
<td>59.84</td>
<td>57.81</td>
<td>58.68</td>
<td>NULL</td>
<td>58.24</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>16.37</td>
<td>16.31</td>
<td>15.59</td>
<td>9.94</td>
<td>NULL</td>
<td>14.33</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>74.35</td>
<td>71.12</td>
<td>80.75</td>
<td>41.9</td>
<td>NULL</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>73.57</td>
<td>65.88</td>
<td>73.93</td>
<td>74.27</td>
<td>74.21</td>
<td>74.25</td>
</tr>
</tbody>
</table>

Note: Null means that the system can not process such dataset.

5.2.2. Memory Access Pattern. In order to investigate the memory access patterns of the systems, we first measured the ratio of the memory copy time to the whole execution time as Table V. Both the data copying from the host to the device and from the device to the host are measured in our experiment.

Table V shows Medusa have higher host-to-device memory copying ratio than any other systems with BFS and SSSP on Amazon, DBLP and RoadNet-CA. We can also conclude that Frog have higher device-to-host memory copying than other systems, except SSSP and CC with RoadNet-CA on TOTEM and SSSP with YouTube on Medusa, from this table. This is because, in the computation phase, the communication of Frog is overlapped with GPU computation. But when the computation is completed, Frog needs to transfer the computation result to the host for combination. This is why Frog has the highest device-to-host memory copying ratio. By using the Edge-Message-Vertex (EMV) model, Medusa decouples the single vertex API into several separate APIs which improves the processing efficiency, but on the other hand it also leads to more memory copying operations. By using the G-shard technology in CuSha, the vertices are sorted in every shard and the shard can be disconnected. By using this technology, the communication can be completely overlapped with the computation phase when CuSha sends the result back to the host. This is why CuSha has the lowest host-to-device memory copying ratio than other systems.

The global memory throughput is shown in Table VI and the ratio of active warps to the total warps in a single SM in shown in Table VII. Coalesced memory access has the highest impact on throughput, moreover, misaligned data format and non-coalesced memory access will lead to too much unnecessary load operations. Table VII and Table VI show that Frog and Medusa have higher throughput and active occupancy ratio than the other systems when running BFS and SSSP, which indicates that Frog and Medusa have better parallelism than other systems with BFS and SSSP. But Table VIII shows CuSha has the highest load efficiency. Note that Cusha uses the CSR...
<table>
<thead>
<tr>
<th></th>
<th>Frog</th>
<th>TOTEM</th>
<th>CuSha</th>
<th>Medusa</th>
<th>GunRock</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>HtoD</td>
<td>DtoH</td>
<td>HtoD</td>
<td>DtoH</td>
<td>HtoD</td>
</tr>
<tr>
<td>Amazon BFS</td>
<td>44.77</td>
<td>13.18</td>
<td>39.27</td>
<td>2.41</td>
<td>37.69</td>
</tr>
<tr>
<td>PR</td>
<td>44.77</td>
<td>13.18</td>
<td>38.67</td>
<td>1.13</td>
<td>37.66</td>
</tr>
<tr>
<td>SSSP</td>
<td>44.77</td>
<td>13.18</td>
<td>39.27</td>
<td>1.13</td>
<td>37.66</td>
</tr>
<tr>
<td>CC</td>
<td>44.77</td>
<td>13.18</td>
<td>38.67</td>
<td>1.13</td>
<td>37.66</td>
</tr>
<tr>
<td>DBLP BFS</td>
<td>47.62</td>
<td>13.96</td>
<td>52.27</td>
<td>2.24</td>
<td>52.85</td>
</tr>
<tr>
<td>PR</td>
<td>47.62</td>
<td>13.96</td>
<td>52.27</td>
<td>2.24</td>
<td>52.85</td>
</tr>
<tr>
<td>SSSP</td>
<td>47.62</td>
<td>13.96</td>
<td>52.27</td>
<td>2.24</td>
<td>52.85</td>
</tr>
<tr>
<td>CC</td>
<td>47.62</td>
<td>13.96</td>
<td>52.27</td>
<td>2.24</td>
<td>52.85</td>
</tr>
<tr>
<td>RoadNet-CA BFS</td>
<td>15.12</td>
<td>11.68</td>
<td>7.44</td>
<td>3.03</td>
<td>83.32</td>
</tr>
<tr>
<td>PR</td>
<td>15.12</td>
<td>11.68</td>
<td>7.44</td>
<td>3.03</td>
<td>83.32</td>
</tr>
<tr>
<td>SSSP</td>
<td>15.12</td>
<td>11.68</td>
<td>7.44</td>
<td>3.03</td>
<td>83.32</td>
</tr>
<tr>
<td>CC</td>
<td>15.12</td>
<td>11.68</td>
<td>7.44</td>
<td>3.03</td>
<td>83.32</td>
</tr>
<tr>
<td>Wiki BFS</td>
<td>40.85</td>
<td>34.78</td>
<td>36.2</td>
<td>5.18</td>
<td>80.07</td>
</tr>
<tr>
<td>PR</td>
<td>40.85</td>
<td>34.78</td>
<td>36.2</td>
<td>5.18</td>
<td>80.07</td>
</tr>
<tr>
<td>SSSP</td>
<td>40.85</td>
<td>34.78</td>
<td>36.2</td>
<td>5.18</td>
<td>80.07</td>
</tr>
<tr>
<td>CC</td>
<td>40.85</td>
<td>34.78</td>
<td>36.2</td>
<td>5.18</td>
<td>80.07</td>
</tr>
<tr>
<td>Twitter BFS</td>
<td>40.85</td>
<td>34.78</td>
<td>NULL</td>
<td>NULL</td>
<td>NULL</td>
</tr>
<tr>
<td>PR</td>
<td>40.85</td>
<td>34.78</td>
<td>NULL</td>
<td>NULL</td>
<td>NULL</td>
</tr>
<tr>
<td>SSSP</td>
<td>40.85</td>
<td>34.78</td>
<td>NULL</td>
<td>NULL</td>
<td>NULL</td>
</tr>
<tr>
<td>CC</td>
<td>40.85</td>
<td>34.78</td>
<td>NULL</td>
<td>NULL</td>
<td>NULL</td>
</tr>
<tr>
<td>YouTube BFS</td>
<td>40.85</td>
<td>34.78</td>
<td>49.45</td>
<td>7.35</td>
<td>92.03</td>
</tr>
<tr>
<td>PR</td>
<td>40.85</td>
<td>34.78</td>
<td>49.45</td>
<td>7.35</td>
<td>92.03</td>
</tr>
<tr>
<td>SSSP</td>
<td>40.85</td>
<td>34.78</td>
<td>49.45</td>
<td>7.35</td>
<td>92.03</td>
</tr>
<tr>
<td>CC</td>
<td>40.85</td>
<td>34.78</td>
<td>49.45</td>
<td>7.35</td>
<td>92.03</td>
</tr>
</tbody>
</table>

Note: HtoD means the data copying from host to device and DtoH means the data copying from device to host.

format while Frog and Medusa use array data layout to achieve the coalesced memory access. So the result in Table VIII indicates that the CSR is better in enabling regular memory and reducing unnecessary load operations. Meanwhile, the frontier data layout is used in GunRock, which achieves better performance than other systems for BFS. This phenomenon indicates that, although data layout has a great effect on the memory access, it is not the only factor for system performance and there is no data layout that is superior with all algorithms.

Table III and Table VI show GunRock and TOTEM have lower throughput than other systems, and they can also achieve better performance than the other systems on some algorithms, such as BFS and PageRank. GunRock can achieve the best performance on BFS. This is because the enactor, the core of GunRock kernel, combines multiple logical operations into one single kernel. By using this technique, GunRock can significantly save memory bandwidth. On the other hand, TOTEM achieves the best performance in PageRank when running on Amazon. TOTEM takes the communication rate into its performance model, and adopts data pre-fetching and caching methods to improve the efficiency of PCIe communication, which is important to the performance of PageRank.

Table VIII shows the ratio of the used global load throughput to the system’s global load throughput (which also called the gld efficiency), according to this table, we can see that the gld efficiency of Frog and Medusa is not the highest, which explains why Frog and Medusa cannot achieve the best execution performance with their relatively high global memory throughput and active warp occupancy.

5.2.3. Workload Mapping. The ratio of the average active warps per active cycle to the maximum number of warps supported on a multiprocessor is shown in Table VII and
the average number of instructions executed by each warp is shown in Table IX. According to these two tables, we can find the number of instructions executed in a cycle. The larger number of instructions executed in a cycle indicates, on the one hand a more efficient usage of the computing resource, and on the other hand, the higher risk of bank conflicts and warp divergence. Tables VII and IX show that GunRock have the lowest active warp occupancy and the most stable average number of instructions executed by each warp of GunRock, which means GunRock can achieve more stable performance than other systems. This is because GunRock adopts the per-thread fine-grained and per-warp & per-CTA coarse-grained workload mapping strategies, which can dynamically choose different workload mapping methods according to the task granularity.
Table VIII. The Ratio of The used Global Load Throughput to The System Global Load Throughput

<table>
<thead>
<tr>
<th>Algorithm</th>
<th>System</th>
<th>Amazon</th>
<th>DBLP</th>
<th>RoadNet-CA</th>
<th>Wiki-Talk</th>
<th>Twitter</th>
<th>YouTube</th>
</tr>
</thead>
<tbody>
<tr>
<td>BFS</td>
<td>TOTEM</td>
<td>49.28</td>
<td>47.7</td>
<td>48.83</td>
<td>38.37</td>
<td>NULL</td>
<td>43.41</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>46.11</td>
<td>45.29</td>
<td>41.95</td>
<td>31.51</td>
<td>NULL</td>
<td>42.02</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>81.35</td>
<td>81.64</td>
<td>84.55</td>
<td>90.85</td>
<td>NULL</td>
<td>87.75</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>79.03</td>
<td>78.25</td>
<td>80.63</td>
<td>67.24</td>
<td>NULL</td>
<td>69.74</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>61.82</td>
<td>62.12</td>
<td>70.32</td>
<td>62.21</td>
<td>56.03</td>
<td>65.03</td>
</tr>
<tr>
<td>PR</td>
<td>TOTEM</td>
<td>42.57</td>
<td>48.36</td>
<td>39.64</td>
<td>38.47</td>
<td>NULL</td>
<td>44.96</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>46.11</td>
<td>45.29</td>
<td>41.95</td>
<td>42.57</td>
<td>NULL</td>
<td>42.52</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>81.36</td>
<td>81.65</td>
<td>84.55</td>
<td>90.85</td>
<td>NULL</td>
<td>87.75</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>58.76</td>
<td>60.42</td>
<td>69.09</td>
<td>73.26</td>
<td>NULL</td>
<td>71.54</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>80.31</td>
<td>80.18</td>
<td>80.09</td>
<td>80.09</td>
<td>80.1</td>
<td></td>
</tr>
<tr>
<td>SSSP</td>
<td>TOTEM</td>
<td>19.7</td>
<td>18.43</td>
<td>15.45</td>
<td>17.92</td>
<td>NULL</td>
<td>13.84</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>46.11</td>
<td>45.29</td>
<td>41.95</td>
<td>42.57</td>
<td>NULL</td>
<td>42.52</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>81.34</td>
<td>81.65</td>
<td>84.55</td>
<td>90.85</td>
<td>NULL</td>
<td>87.75</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>52.91</td>
<td>53.99</td>
<td>64.7</td>
<td>52.03</td>
<td>NULL</td>
<td>52.16</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>73.19</td>
<td>69.29</td>
<td>75.59</td>
<td>72.02</td>
<td>74.39</td>
<td>70.88</td>
</tr>
<tr>
<td>CC</td>
<td>TOTEM</td>
<td>41.27</td>
<td>45.63</td>
<td>41.5</td>
<td>38.39</td>
<td>NULL</td>
<td>45.89</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>46.11</td>
<td>45.29</td>
<td>41.95</td>
<td>42.57</td>
<td>NULL</td>
<td>42.52</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>81.35</td>
<td>81.64</td>
<td>84.55</td>
<td>90.85</td>
<td>NULL</td>
<td>87.75</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>50.71</td>
<td>49.79</td>
<td>64.31</td>
<td>64.78</td>
<td>65.52</td>
<td>64.79</td>
</tr>
</tbody>
</table>

Note: NULL means that the system can not process such dataset.

5.2.4. Miscellaneous. Table IX shows the average number of instructions executed by each warp, which can help us understand the activity of the SMs. High variations in the number of executed instructions by every warp indicate the workload of the blocks are in a non-uniform pattern. As analyzed in section 4.5, high variations of the number of instructions per warp (IPW) occurs when the conditional blocks are executed. A low average IPW indicates there is little variation across the SM, and the compute resource are used inefficiently, while a high average IPW indicates the blocks are in a nonuniform pattern. Table IX shows the average IPW of GunRock is almost the same with all kinds of algorithms and datasets, which indicates GunRock is better in making use of the computing resource than the other systems. The table also shows that GunRock has the least average number of instructions executed by each warp, which implies there is less branch divergence in GunRock. As we mention in section 2.2, all the threads in a warp execute the same instructions in a cycle, and the access to the on-device memory of GPU usually has a long latency. So, we need to avoid branch divergence and improve the utilization efficiency of the constant memory in GPU processing system.

6. CONCLUSIONS & OPPORTUNITIES

In this paper, we surveyed a number of GPU-based graph processing systems and discussed the challenges inherent in processing graph applications. Some of the challenges also exist in general big data processing and parallel computing. Graph computations are usually data-driven. The graphs have the irregular structure. The size of large scale graphs may exceed the space memory of a single machine, from which challenges arise as to achieve adequate data locality and parallelization for graph processing.

In order to summarize the performance of major existing graph processing systems, we apply a taxonomy to classify various GPU-based graph processing systems. The taxonomy characterizes four aspects of graph processing, including data layout, memory access pattern, workload mapping and GPU programming. Through the extensive survey of existing systems, we find that most systems did not take drastically different approaches, but added complementary features to the then state-of-the-art techniques. Many systems are similar from the top-level perspective, but differ in their implemen-
Table IX. Average Number of Instructions Executed by Each Warp

<table>
<thead>
<tr>
<th>Algorithm</th>
<th>System</th>
<th>Amazon</th>
<th>DBLP</th>
<th>RoadNet-CA</th>
<th>Wiki-Talk</th>
<th>Twitter</th>
<th>YouTube</th>
</tr>
</thead>
<tbody>
<tr>
<td>BFS</td>
<td>TOTEM</td>
<td>271</td>
<td>226</td>
<td>296</td>
<td>287</td>
<td>NULL</td>
<td>123</td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>706</td>
<td>352</td>
<td>611</td>
<td>724</td>
<td>NULL</td>
<td>417</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>2900</td>
<td>2842</td>
<td>674</td>
<td>353</td>
<td>NULL</td>
<td>333</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>3935</td>
<td>5226.1</td>
<td>3940.7</td>
<td>4079.8</td>
<td>NULL</td>
<td>2251</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>74</td>
<td>73</td>
<td>74</td>
<td>73</td>
<td>74</td>
<td>74</td>
</tr>
<tr>
<td>PR</td>
<td>TOTEM</td>
<td>993</td>
<td>752</td>
<td>734</td>
<td>NULL</td>
<td>767</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>706</td>
<td>932</td>
<td>611</td>
<td>724</td>
<td>NULL</td>
<td>417</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>2900</td>
<td>2842</td>
<td>675</td>
<td>353</td>
<td>NULL</td>
<td>333</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>2270</td>
<td>2986</td>
<td>3772</td>
<td>1978</td>
<td>NULL</td>
<td>2470</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>409</td>
<td>408</td>
<td>408</td>
<td>408</td>
<td>408</td>
<td>408</td>
</tr>
<tr>
<td>SSSP</td>
<td>TOTEM</td>
<td>278</td>
<td>487</td>
<td>281</td>
<td>NULL</td>
<td>159</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>706</td>
<td>932</td>
<td>611</td>
<td>724</td>
<td>NULL</td>
<td>417</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>2900</td>
<td>2842</td>
<td>674</td>
<td>353</td>
<td>NULL</td>
<td>333</td>
</tr>
<tr>
<td></td>
<td>Medusa</td>
<td>956</td>
<td>1293</td>
<td>1665</td>
<td>1878</td>
<td>NULL</td>
<td>1000</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>100</td>
<td>94</td>
<td>95</td>
<td>98</td>
<td>95</td>
<td>85</td>
</tr>
<tr>
<td>CC</td>
<td>TOTEM</td>
<td>285</td>
<td>385</td>
<td>352</td>
<td>NULL</td>
<td>186</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Frog</td>
<td>706</td>
<td>932</td>
<td>611</td>
<td>724</td>
<td>NULL</td>
<td>417</td>
</tr>
<tr>
<td></td>
<td>CuSha</td>
<td>2900</td>
<td>2843</td>
<td>674</td>
<td>353</td>
<td>NULL</td>
<td>333</td>
</tr>
<tr>
<td></td>
<td>GunRock</td>
<td>112</td>
<td>108</td>
<td>109</td>
<td>109</td>
<td>108</td>
<td>109</td>
</tr>
</tbody>
</table>

Note: NULL means that the system cannot process such dataset.

— **Graph processing on hybrid systems.** As the GPU memory is limited, how to use GPU processing large-scale graph is another major challenge. Nowadays, **GPU-enabled clouds, GPU clusters and CPU/GPU hybrid systems**, which has large memory space, are widely used in various applications. Porting graph processing algorithms to these systems is a promising research direction for large-scale graph processing. Graph partitioning and workload mapping are the fundamental challenges for graph processing on such systems. First of all, we need to partition the graph and the corresponding processing workload onto the GPUs and CPUs. Uneven workload mapping can lead to load imbalance in the system. Since vertices in a big graph can be connected with a complex pattern, how to partition the graph to achieve load balancing is a challenging problem. Second, a single GPU memory is limited, utilizing GPU memory efficiently plays an important role in achieving good graph processing performance, for which a good memory access pattern is another essential aspect. Existing work are in general going towards this direction. However, how to capitalize the advantage of the GPU architecture for efficient graph processing remains a challenge, which requires the programmers to make bespoke efforts for the graph applications in question.

Moreover, the limitation of GPU memory impedes the processing of large-scale graphs. Consequently, for the CPU/GPU hybrid systems, out-of-core data management techniques are required to tackle the memory overflow problem in GPU when the size of a graph exceeds the capacity of the GPU memory. Unfortunately, this issue has not been addressed sufficiently to the best of our knowledge. In addition, the strategy of data partitioning between CPU memory and GPU memory can also substantially affect the quality and efficiency of graph processing when out-of-core techniques are applied. GPU graph processing systems need to consider whether solely using the GPU memory or moving some graph data, (if so how much), to the CPU.
memory in a multi-node environment. New GPU architectures such as 3D stacked
memory in newer GPU devices can provide another alternative solution.

— **Graph processing on new GPU architecture.** Developing a graph processing
system is a systematic project in the sense that it needs to strike a balance among
many important factors in graph processing. Besides the three main aspects summa-
rized above, there are other challenges as well, such as benchmark setting, branch
divergence, communication and so on. Some of these challenges, such as branch diver-
gence, is caused by the complex programming model on GPU. A fundamental solution
to these challenges is to develop a more flexible and easy-to-use programing API for
GPU. GunRock provides a good example in this direction. As for the challenges re-
lated to the communications in GPU processing, new features such as Unified Mem-
ory, NVLink and 3D stacked memory may offer the solutions to this issue. By using
the unified memory, programmers can be liberated from the task of complex mem-
ory allocation. With the support of NVLink, a GPU device can communicate with
a CPU and other GPUs directly via high-bandwidth connections. Using 3D stacked
memory can expand the GPU memory by multiple folds. Consequently, larger-scale
of graphs can then be loaded into the GPU memory all at once, eliminating the need
of out-of-core executions on GPU.

— **Dynamic graph processing on GPUs.** Dynamic graph is an important application
in the real word, but there is little work on GPU-based dynamic graph processing.
So, designing and implementing systems to support dynamic graph processing on
GPUs is another interesting and challenging research direction. In dynamic graph
processing, the graph structure can be updated frequently in runtime. This poses
additional challenges to designing data layout and achieving good memory access
patterns. Furthermore, how to dynamically maintain balanced workload mapping
with the rapid changes of graphs is highly challenging.

— **Machine-learning applications.** Graph processing systems are also widely
adopted in training large machine learning models. A highly interesting and poten-
tially influential research direction is to identify the properties of machine learning
applications and build specialized GPU-based graph processing algorithms or sys-
tems to enhance the performance of machine learning applications.

ACKNOWLEDGMENTS

We thank Beng Chin Ooi for his valuable comments and the anonymous reviewers for the valuable feed-
back on earlier versions of this paper. This work is partly supported by three grants from the NSFC (No.
61370104, No. 61433019, and No. U1435217), a grant from the International Science and Technology Co-
operation Program of China (No. 2015DFE12860), and a grant from the Outstanding Youth Foundation of
Hubei Province (No. 2016CFA032).

REFERENCES

2014. BiELL: A bisection ELLPACK-based storage format for optimizing SpMV
DOI: [http://dx.doi.org/https://doi.org/10.1016/j.jpdc.2014.03.002](http://dx.doi.org/https://doi.org/10.1016/j.jpdc.2014.03.002)

Gharaibeh Abdullah, Reza Tahsin, Santos-Neto Elizeu, Costa Lauro, Beltro, Sallinen Scott, and Ripeanu
Matei. 2014. *Efficient Large-Scale Graph Processing on Hybrid CPU and GPU Systems*. Technical re-

MA, USA.

amd.com/appsdk](http://developer.amd.com/appsdk)

Micro* 31, 2 (2011), 50–59. DOI: [http://dx.doi.org/doi.ieeecomputersociety.org/10.1109/MM.2011.24](http://dx.doi.org/doi.ieeecomputersociety.org/10.1109/MM.2011.24)
Graph Processing on GPUs: A Survey


Akrem Benatia, Weixing Ji, Yizhuo Wang, and Feng Shi. 2016. Sparse Matrix Format Selection with Multiclass SVM for SpMV on GPU. In Proceedings of the 2016 45th International Conference on Parallel Processing (ICPP ’16). 496–505. DOI: http://dx.doi.org/10.1109/ICPP.2016.64


Guoming He, Haijun Peng, Cuiping Li, and Hong Chen. 2010. Parallel SimRank Computation on Large Graphs with Iterative Aggregation. In Proceedings of the 16th ACM SIGKDD International Conference on Knowledge Discovery and Data Mining (KDD ’10). ACM, New York, NY, USA, 543–552. DOI: http://dx.doi.org/10.1145/1858040.1858744


Sungpack Hong, Tayo Oguntebi, and Kunle Olukotun. 2011b. Efficient Parallel Graph Exploration on Multi-Core CPU and GPU. In Proceedings of the 2011 International Conference on Parallel Architectures and Compilation Techniques (PACT ’11), 78–88. DOI: http://dx.doi.org/10.1109/PACT.2011.14


Graph Processing on GPUs: A Survey


Xuanhua Shi et al.

ACM Computing Surveys, Vol. 0, No. 0, Article 0, Publication date: ???.

0:34

Graph Processing on GPUs: A Survey


Douglas Brent West. 2001. Introduction to graph theory. Prentice Hall, New Jersey, USA.


Received January 2017; revised May 2017; accepted August 2017

ACM Computing Surveys, Vol. 0, No. 0, Article 0, Publication date: ????.